# MATLAB EXPO 2018

DO-254 Validation & Verification

Albert Ramirez Perez





## **Outline**



- Introduction to DO-254 Design Guidance for Airborne Electronic HW
- MBD and other considerations for FPGA/ASIC Design
- Requirements Validation and Model Verification
- Hardware Verification
- Conclusion



## Why Are Our Customers Deploying to FPGA/ASIC Hardware?



Power

Latency

Dissimilarity

Robustness



## How is the standard landscape?







Key definitions: System, Component, Item, Validation, Verification, Qualification, Certification



## DO-254 Overview – history

- By RTCA Inc. (Radio Technical Commission for Aeronautics, est. 1935)
- Not for profit. Advisory committee developing standards for aviation industry.
- DO-254 Standard provides Design Assurance Guidance For Airborne Electronic Hardware. DO-254 was adopted by FAA in 2005
- Airborne Electronic Hardware includes line replaceable units (LRUs), circuit board assemblies (PCBs), application specific integrated circuits (ASICs), programmable logic devices (PLDs, FPGAs), etc.



## **DO-254 Overview - objectives**

- DO-254 standard identifies hardware design life cycle processes and describes the objectives and activities for each process.
- Following the DO-254 standard processes and achieving their objectives is intended to meet the design assurance level and increase design reliability.
- One of the central themes in the DO-254 standard is the ability to capture, document, and demonstrate all the processes and their objectives, as identified by the standard, have been followed and met.



## **DO-254 Overview - emphasis**

To ensure that the DO-254 guidance is considered and followed throughout the hardware life cycle, the DO-254 standard recommends and emphasizes on:

- Planning, documenting and, reviewing each step in the hardware life cycle
- Capturing and documenting artifacts, decisions, and action items throughout the hardware life cycle
- Showing traceability between the artifacts in each stage of the hardware life cycle



## **Outline**

Introduction to DO-254 – Design Guidance for Airborne Electronic HW



- MBD and other considerations for FPGA/ASIC Design
- Requirements Validation and Model Verification
- Hardware Verification
- Conclusion



## DO-254 Reasons for a Robust HW Development Workflow

#### Hardware Design Assurance Levels

A – Catastrophic (prevent continue safe flight and landing)

....

D – Minor (no significant effect on aircraft safety)

#### Hardware Design Processes

- 2. System and Hardware Safety Assessment
- 3. Hardware Design Life Cycle Processes
- 4. Planning Processes
- 5. Hardware Design Processes
- 6. Validation and Verification Processes
- 7. Configuration Management Processes





## MathWorks DO-254 Model-Based Design Workflow





## DO-331 Model-Based Development applied to HW



- Includes artifacts expressed using models or verification evidence derived from models
- Introduces new modeling activities

<u>Model simulation</u> – The activity of exercising the behavior of a model using a model simulator.

<u>Model coverage analysis</u> – An analysis that determines which requirements expressed by the Design Model were not exercised by verification based on the requirements from which the Design Model was developed. The purpose of this analysis is to support the detection of unintended function in the Design Model, where coverage of the requirements from which the model was developed has been achieved by the verification cases.



## DO-331 Model-Based Development applied to HW

Process that



#### **Defines 2 Models Types in the Glossary**

<u>Specification Model</u> is a model representing high-level requirements that provides an abstract representation of functional, performance, interface, or safety characteristics of the software components. A Specification Model does not define item design details such as internal data structures, internal data flow, or internal control flow.

<u>Design Model</u> is a model that defines any item design such as low-level requirements, item architecture, algorithms, component internal data strictures, data flow and/or control flow. A model used to generate Code is a Design Model.

#### **Introduce Model Usages Examples**

| generates the life-<br>cycle data              | MB Example 3                                            | MB Example 1                                            | MB Example 2                                            | MB Example 4                                            | MB Example 5                                   |
|------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|------------------------------------------------|
| System Requirement and System Design Processes | Requirements<br>from which the<br>Model is<br>developed | Requirements<br>allocated to<br>software                | Requirements<br>from which the<br>Model is<br>developed | Requirements<br>from which the<br>Model is<br>developed | Requirements from which the Model is developed |
| Item Requirement<br>and Design<br>Processes    | Specification<br>Model                                  | Requirements<br>from which the<br>Model is<br>developed | Specification<br>Model                                  | Design Model                                            | Design Model                                   |
|                                                | Textual description                                     | Design Model                                            | Design Model                                            |                                                         |                                                |
| Item Coding<br>Process                         | Code                                                    | Code                                                    | Code                                                    | Code                                                    | Code                                           |



## **Automating Tasks - Tool Qualification Kit**



Tool Requirements
User Manuals



Test Cases Definition Expected Results



Workflow Documentation Templates for Plans





## **Automating Tasks - Tool Qualification Kit**



#### **Test cases**



# National Based Development and Notice that Supplement and Notice and Online DO-330 PORT OF THE PROPERTY OF T

#### **Expected Results**

Gain2 ert rtw

Gain2.c -

Gain2.h

Gain2 private.h

Gain2\_types.h
buildInfo.mat

codeInfo.mat

rtmodel.h

rtwtypes.h

twtypeschksum.mat

rt defines.h







## **Outline**

- Introduction to DO-254 Design Guidance for Airborne Electronic HW
- MBD and other considerations for FPGA/ASIC Design



- Requirements Validation and Model Verification
- Hardware Verification
- Conclusion



## MathWorks DO-254 Model-Based Design Workflow





## **Meeting Requirements using Simulations**





## **Compliance to Modelling Guidelines**



MATLAB EXPO 2018

2018B: DO-254 Added to the Qualkit



## **Requirement-Based Test Cases Generation**





## **Coverage Metrics from your Requirement-Based Test Cases**





## **Generate Automatically Missing Test Cases**







## **Model Design Error Detection and Property Proving**







#### **Outline**

- Introduction to DO-254 Design Guidance for Airborne Electronic HW
- MBD and other considerations for FPGA/ASIC Design
- Requirements Validation and Model Verification



- Hardware Verification
- Conclusion



# MathWorks DO-254 Model-Based Design Workflow





## **Autogenerated Optimized HDL Functional Equivalence**





## **Functional and Hardware Performance Testing**





#### **Outline**

- Introduction to DO-254 Design Guidance for Airborne Electronic HW
- MBD and other considerations for FPGA/ASIC Design
- Requirements Validation and Model Verification
- Hardware Verification



Conclusion



## **BAE Utilizes HDL Coder for DO-254 Level A Project**

#### Challenge

Develop and deploy a control law to an FPGA that can be certified to **DO-254 Level A** for a commercial business jet.



Develop control laws in Simulink, link requirements to blocks using Simulink Verification and Validation, and generate HDL code using HDL Coder.

#### **Results**

- Simulink models are used to develop and verify designs, and generate HDL code
- Generated code is platform independent, readable, and efficient
- **Traceability** established between requirements, detailed design expressed in Simulink, and HDL implemented for DO-254 Level A certification



"HDL Coder generates readable code that is traceable to the requirements and is critical to our DO-254 Level A certification plans."

Mike Weaver
Senior Systems Engineer



# MathWorks DO-254 Model-Based Design is your Right Choice

The tools are mature and have been used in many projects today.

DO Qualkit makes the qualification of the V&V tools easy.

Customers and Cert Authorities acknowledge the value.

MathWorks increasing investments in HW workflows.



## **Learn More**

Frame-based

Pixel-stream

Concept Algorithm

**Optimized Implementation** 

**Implementation** 

Engineer

Algorithm System

Hardware

